# **Contents**

| Introduction and Objectives |    |
|-----------------------------|----|
| Project Workflow            |    |
| Synthesis                   |    |
| Placement and Routing       |    |
| Static timing analysis      |    |
| Buffer tree synthesis       |    |
| Verification                | 24 |
| Conclusion and Problems     | 26 |

# **Introduction and Objectives**

The assigned project is based on a Verilog code of a processor chip with 9 sub modules including an ALU capable of 4 operations (buffer, addition, AND, OR) between two 8bit inputs. The code is then synthesized into a Gate level Netlist using Synthesis tool (Genus). Then the files obtained from Genus (.sdc and .v) along with other necessary files are further used to design (floorplan and route) the chip with the help of another tool (Encounter). The final design should be free of all violations.

# **Project Workflow**

# **Synthesis**

Before synthesis different directories were created to place the files on specific directories. The provided Verilog file (test\_pro.v) was added to the directory by creating a .v file and then copying the code. The following commands were given in the command line of the server.

```
mkdir project

cd project

mkdir timing_libs

cp /Project_Setup_PnR/EDI_files/libs/* timing_libs/

cp /Project_Setup_PnR/EDI_files/lef/gsclib045.lef lef/

cp /Project_Setup_PnR/EDI_files/capTable/capTable others/
```

The provided SDC constraints for synthesis are

- 1. Clock frequency= 413 MHz (So, Time period = 2.42 ns)
- 2. Uncertainty for setup "0.35" & hold is "0.3".
- 3. Maximum transition "2" [overall design]
- 4. Clock transition "min" "0.3" & "max" "0.3" for both "fall" l and "rise"
- 5. Driving cell "BUFX2"
- 6. Operating conditions "slow"
- 7. Min input & output delay is "0" and the maximum is "0.5"
- 8. Output load "0.5"
- 9. Max Fanout is "10"

Considering the above constraints, the following commands were given to the "genus" tool command window:

```
set_db init_lib_search_path ./timing_libs
set_db library slow.lib
set_db lef_library ./lef/gsclib045.lef
set_db hdl_search_path input_files/
read_hdl test_pro.v
```

```
el aborate
set_top_module proccessor
write_hdl >el aborated. v
create_clock -name clk -period 2.42 [get_ports clk]
report_clocks
syn_generic
syn_map
write_hdl >mapped. v
set verilogout_no_tri true
set verilogout_unconnected_prefix "UNCONNECTED"
set verilogout_show_unconnected pins true
set verilogout_single_bit false
set edifout_netlist_only true
set_clock_uncertainty - setup 0.35 [get_clocks clk]
report_clocks
set_clock_uncertainty -hold 0.3 [get_clocks clk]
set_max_transition 2 [current_design]
set_max_transition -min -fall 0.3 [get_clocks clk]
set_max_transition -min -fall 0.3 [get_clocks clk]
set_max_transition -min -rise 0.3 [get_clocks clk]
set_max_transition -max -rise 0.3 [get_clocks clk]
set\_clock\_transition - min - rise 0.3 [get\_clocks clk]
set_clock_transition -min -fall 0.3 [get_clocks clk]
set_clock_transition -max -fall 0.3 [get_clocks clk]
set_clock_transition -max -rise 0.3 [get_clocks clk]
set_clock_groups -name original -group [list [get_clocks clk]]
set DRIVING_CELL BUFX2
set DRIVE_PIN {Y}
set_driving_cell -lib_cell BUFX2 -pin Y [all_inputs]
set_max_fanout 10 [current_design]
set_operating_conditions slow
set MAX_INPUT_DELAY 0.5
set MIN_INPUT_DELAY 0
set MIN_OUTPUT_DELAY 0
set MAX_OUTPUT_DELAY 0.5
set_load 0.5 [all_outputs]
set_operating_conditions slow
```

```
set_input_delay -max $MAX_INPUT_DELAY [all_inputs]
set_output_delay -max $MAX_OUTPUT_DELAY [all_inputs]
set_output_delay -max $MAX_OUTPUT_DELAY [all_outputs]
set_input_delay -max $MAX_INPUT_DELAY [all_inputs]
remove_assign -buffer_or_inverter BUFX12 -design processor
synthesize -to_mapped
remove_assigns_without_opt -buffer_or_inverter BUFX12 -verbose
set_remove_assign_options -buffer_or_inverter BUFX12 -verbose
write -mapped > processor_synth.v
write_sdc > processor.sdc
exit
```

Therefore, a Gate Level Netlist (processor\_syth.v) and a Standard Design Constraint file (processor.sdc) were generated which will then be used for Placement and Routing.

The final SDC generated is shown on the following pages.

```
# Created by Genus Synthesis Solution 15.10-s019_1 on Tue Nov 17 12:31:51 +0600 2020
set sdc_version 1.7
set units -capacitance 1000.0fF
set_units -time 1000.0ps
# Set the current design
current_design proccessor
create_clock -name "clk" -add -period 2.42 -waveform {0.0 1.21} [get_ports clk]
set_clock_transition 0.3 [get_clocks clk]
set_load -pin_load 0.5 [get_ports {result[7]}]
set_load -pin_load 0.5 [get_ports {result[6]}]
set_load -pin_load 0.5 [get_ports {result[5]}]
set_load -pin_load 0.5 [get_ports {result[4]}]
set_load -pin_load 0.5 [get_ports {result[3]}]
set_load -pin_load 0.5 [get_ports {result[2]}]
set_load -pin_load 0.5 [get_ports {result[1]}]
set_load -pin_load 0.5 [get_ports {result[0]}]
set_load -pin_load 0.5 [get_ports {OUT1[7]}]
set_load -pin_load 0.5 [get_ports {OUT1[6]}]
set_load -pin_load 0.5 [get_ports {OUT1[5]}]
set_load -pin_load 0.5 [get_ports {OUT1[4]}]
set_load -pin_load 0.5 [get_ports {OUT1[3]}]
set_load -pin_load 0.5 [get_ports {OUT1[2]}]
set_load -pin_load 0.5 [get_ports {OUT1[1]}]
set_load -pin_load 0.5 [get_ports {OUT1[0]}]
set_load -pin_load 0.5 [get_ports {OUT2[7]}]
set_load -pin_load 0.5 [get_ports {OUT2[6]}]
set_load -pin_load 0.5 [get_ports {OUT2[5]}]
set_load -pin_load 0.5 [get_ports {OUT2[4]}]
set_load -pin_load 0.5 [get_ports {OUT2[3]}]
set_load -pin_load 0.5 [get_ports {OUT2[2]}]
set_load -pin_load 0.5 [get_ports {OUT2[1]}]
set_load -pin_load 0.5 [get_ports {OUT2[0]}]
set_load -pin_load 0.5 [get_ports {Data2[7]}]
set_load -pin_load 0.5 [get_ports {Data2[6]}]
set_load -pin_load 0.5 [get_ports {Data2[5]}]
set_load -pin_load 0.5 [get_ports {Data2[4]}]
set_load -pin_load 0.5 [get_ports {Data2[3]}]
set_load -pin_load 0.5 [get_ports {Data2[2]}]
set_load -pin_load 0.5 [get_ports {Data2[1]}]
set_load -pin_load 0.5 [get_ports {Data2[0]}]
set_load -pin_load 0.5 [get_ports {mux1out[7]}]
set_load -pin_load 0.5 [get_ports {mux1out[6]}]
set_load -pin_load 0.5 [get_ports {mux1out[5]}]
set_load -pin_load 0.5 [get_ports {mux1out[4]}]
set_load -pin_load 0.5 [get_ports {mux1out[3]}]
set_load -pin_load 0.5 [get_ports {mux1out[2]}]
set load -pin_load 0.5 [get_ports {mux1out[1]}]
set_load -pin_load 0.5 [get_ports {mux1out[0]}]
```

```
set_load -pin_load 0.5 [get_ports {immediate[7]}]
set_load -pin_load 0.5 [get_ports {immediate[6]}]
set_load -pin_load 0.5 [get_ports {immediate[5]}]
set_load -pin_load 0.5 [get_ports {immediate[4]}]
set_load -pin_load 0.5 [get_ports {immediate[3]}]
set_load -pin_load 0.5 [get_ports {immediate[2]}]
set_load -pin_load 0.5 [get_ports {immediate[1]}]
set_load -pin_load 0.5 [get_ports {immediate[0]}]
set_load -pin_load 0.5 [get_ports {mux2out[7]}]
set_load -pin_load 0.5 [get_ports {mux2out[6]}]
set_load -pin_load 0.5 [get_ports {mux2out[5]}]
set_load -pin_load 0.5 [get_ports {mux2out[4]}]
set load -pin load 0.5 [get ports {mux2out[3]}]
set_load -pin_load 0.5 [get_ports {mux2out[2]}]
set_load -pin_load 0.5 [get_ports {mux2out[1]}]
set_load -pin_load 0.5 [get_ports {mux2out[0]}]
set_load -pin_load 0.5 [get_ports {Select[2]}]
set_load -pin_load 0.5 [get_ports {Select[1]}]
set_load -pin_load 0.5 [get_ports {Select[0]}]
set_clock_groups -name original
                                                               -group [get_clocks clk]
set_clock_gating_check -setup 0.0
set_input_delay -clock [get_clocks clk] -network_latency_included -add_delay -rise -min 0.0 [get_ports clk] set_input_delay -clock [get_clocks clk] -clock_fall -network_latency_included -add_delay -fall -min 0.0 [get_ports clk]
set_output_delay -add_delay -max 0.5 [get_ports {result[7]}]
set_output_delay -add_delay -max 0.5 [get_ports {result[6]}]
set_output_delay -add_delay -max 0.5 [get_ports {result[5]}]
set_output_delay -add_delay -max 0.5 [get_ports {result[4]}]
set_output_delay -add_delay -max 0.5 [get_ports {result[3]}]
set_output_delay -add_delay -max 0.5 [get_ports {result[2]}] set_output_delay -add_delay -max 0.5 [get_ports {result[1]}] set_output_delay -add_delay -max 0.5 [get_ports {result[0]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT1[7]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT1[6]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT1[5]}] set_output_delay -add_delay -max 0.5 [get_ports {OUT1[4]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT1[3]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT1[2]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT1[1]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT1[0]}] set_output_delay -add_delay -max 0.5 [get_ports {OUT2[7]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT2[6]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT2[5]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT2[4]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT2[3]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT2[2]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT2[1]}]
set_output_delay -add_delay -max 0.5 [get_ports {OUT2[0]}} set_output_delay -add_delay -max 0.5 [get_ports {Data2[7]}}
set_output_delay -add_delay -max 0.5 [get_ports {Data2[6]}]
set_output_delay -add_delay -max 0.5 [get_ports {Data2[5]}]
set_output_delay -add_delay -max 0.5 [get_ports {Data2[4]}]
set_output_delay -add_delay -max 0.5 [get_ports {Data2[3]}]
set_output_delay -add_delay -max 0.5 [get_ports {Data2[2]}]
set_output_delay -add_delay -max 0.5 [get_ports {Data2[1]}]
set_output_delay -add_delay -max 0.5 [get_ports {Data2[0]}
set_output_delay -add_delay -max 0.5 [get_ports {mux1out[7]}]
set_output_delay -add_delay -max 0.5 [get_ports {mux1out[6]}]
set_output_delay -add_delay -max 0.5 [get_ports {mux1out[5]}] set_output_delay -add_delay -max 0.5 [get_ports {mux1out[4]}]
set_output_delay -add_delay -max 0.5 [get_ports {mux1out[3]]} set_output_delay -add_delay -max 0.5 [get_ports {mux1out[2]}]
set_output_delay -add_delay -max 0.5 [get_ports {mux1out[2]}] set_output_delay -add_delay -max 0.5 [get_ports {mux1out[0]}] set_output_delay -add_delay -max 0.5 [get_ports {mux1out[0]}] set_output_delay -add_delay -max 0.5 [get_ports {immediate[7]}] set_output_delay -add_delay -max 0.5 [get_ports {immediate[6]}]
set_output_delay -add_delay -max 0.5 [get_ports {immediate[6]}]
set_output_delay -add_delay -max 0.5 [get_ports {immediate[5]}]
set_output_delay -add_delay -max 0.5 [get_ports {immediate[4]}]
set_output_delay -add_delay -max 0.5 [get_ports {immediate[3]}]
set_output_delay -add_delay -max 0.5 [get_ports {immediate[2]}]
set_output_delay -add_delay -max 0.5 [get_ports {immediate[1]}]
set_output_delay -add_delay -max 0.5 [get_ports {immediate[0]}]
set_output_delay -add_delay -max 0.5 [get_ports {mux2out[7]}]
set_output_delay -add_delay -max 0.5 [get_ports {mux2out[6]}]
set_output_delay -add_delay -max 0.5 [get_ports {mux2out[6]}]
set_output_delay -add_delay -max 0.5 [get_ports {mux2out[6]}]
set_output_delay -add_delay -max 0.5 [get_ports {mux2out[4]}] set_output_delay -add_delay -max 0.5 [get_ports {mux2out[3]}]
set_output_delay -add_delay -max 0.5 [get_ports {mux2out[2]]]
set_output_delay -add_delay -max 0.5 [get_ports {mux2out[1]}]
set_output_delay -add_delay -max 0.5 [get_ports {mux2out[0]}] set_output_delay -add_delay -max 0.5 [get_ports {set_ct[2]}] set_output_delay -add_delay -max 0.5 [get_ports {Select[2]}] set_output_delay -add_delay -max 0.5 [get_ports {Select[1]}] set_output_delay -add_delay -max 0.5 [get_ports {Select[0]}]
set_input_delay -add_delay -max 0.5 [get_ports clk]
set_input_delay -add_delay -max 0.5 [get_ports reset]
set max fanout 10.000 [current_design]
 set_max_transition 2.0 [current_design]
set_operating_conditions slow
 set_dont_use [get_lib_cells gpdk045bc/HOLDX1]
set_clock_uncertainty -setup 0.35 [get_clocks clk] set_clock_uncertainty -hold 0.3 [get_clocks clk]
```

# **Placement and Routing**

#### **Step 1 (Design and constrains import):**

Before PnR different directories were created to place the files on specific directories. Also the Gate Level Netlist (processor\_syth.v) and a Standard Design Constraint file (processor.sdc) were placed in a specific directory (input).

```
cd project
mkdir PnR
cd PnR
mkdir input DESIGN ver reports scripts timing_libs lef others
cp /project/processor_syth.v ./input/
cp /project/processor.sdc ./input/
cp /Project_Setup_PnR/EDI_files/libs/* ./timing_libs/
cp /Project_Setup_PnR/EDI_files/lef/gsclib045.lef ./lef/
cp /Project_Setup_PnR/EDI_files/capTable/capTable ./others/
```

After that the "Encounter" tool was opened and the "processor\_syth.v" was imported to the tool and the lef files and the necessary files are imported. As this is a block level design, the power net is named VDD and ground net is named VSS.

In the MMC Browser the MMC objects were set. The log is as follows

```
create_rc_corner -name rc_typi cal -cap_table {PnR/others/capTable} -preRoute_res
\{1.0\} -preRoute_cap \{1.0\} -preRoute_clkres \{0.0\} -preRoute_clkcap \{0.0\} -postRoute_res \{1.0\} -postRoute_cap \{1.0\} -postRoute_clkres
{0.0} -postRoute_clkcap {0.0}
create_library_set -name max_timing -timing {PnR/timing_libs/slow.lib}
create_library_set -name min_timing -timing {PnR/timing_libs/fast.lib}
create_constraint_mode -name functional_sdc -sdc_files {PnR/input/processor.sdc}
create_del ay_corner
                        - name
                                 max_del ay
                                               -library_set
                                                                {max_ti mi ng}
                                                                                 -rc_corner
{rc_typical}
create_del ay_corner
                        - name
                                 min_delay
                                               -library_set
                                                                {min_timing}
                                                                                 -rc corner
{rc_typical}
create_analysis_view - name func_slow - constraint_mode {functional_sdc} - delay_corner
{max_del ay}
create_analysis_view - name func_fast - constraint_mode {functional_sdc} - delay_corner
{min_delay}
set_analysis_view -setup {func_slow} -hold {func_fast}
```

It was specified that the placement density (after import of the design) should be greater than or equal to 70%. Here the placement density of 70.02%.

```
160105113@aust:~
                                                                                  ×
Copying LEF file...
Copying Constraints file(s) ...
Modifying Mode File...
Modifying View File...
Copying timing_libs/fast.lib...
Copying others/capTable...
Modifying Globals File...
Modifying Power Constraints File...
Generated self-contained design: /home/Springl9/160105113/project/PnR
*** Message Summary: 0 warning(s), 0 error(s)
encounter 1> checkPlace
**Info: (ENCSP-307): Design contains fractional 34 cells.
Begin checking placement ... (start mem=574.5M, init mem=576.5M)
*info: Placed = 0
*info: Unplaced = 806
Placement Density:70.02%(3515/5020)
Finished checkPlace (cpu: total=0:00:00.0, vio checks=0:00:00.0; mem=576.5M)
```



#### **Step 2 (Floorplanning and placement blockage):**

The Design Constraint specified the following:

- 1. Die boundary is not required.
- 2. Use placement blockage around the block.
- 3. Top Metal should be M4.

So, no die boundary was placed around the chip. Instead placement blockage is placed around it. After that the power planning is done using Special Route. The Top Layer is selected as Metal 4.





#### **Step 3 (Power Planning):**

For this design, power ring is not added as there is no core to die boundary present.

Therefore, power strips are added. Now the width is approximately 70, so the power strips are at set to set distances (17.5) and the first stripe begins at (17.5/2) or 8.75 from the left. Metal 4 is selected according to given specification.





# **Step 4 (I/O pin Placement):**

The input and output pins can be known from the provided Verilog code. The specification mentioned that the input pins should be placed at the "top" side and output pins at the "bottom" side. Therefore, they are needed to be specified and positioned separately. Metal 3 is used for the pins. Here the I/O pins are

input: reset, clk

output: Select, immediate, OUT2, Data2, mux1out, result, OUT1, mux2out





#### **Step 5 (Standard cell placement and CTS):**

At this step, the Standard cells are placed. The tool does optimized placement of the cells. After that the Clock Tree Synthesis is done. This builds the Clock Tree.

A clock tree debugger window is generated like follows



#### **Step 6 (Routing):**

In this step the Routing is done. Since the specification states that the Maximum Routing Layer should be up to M3, the Top Routing layer is set to M3. Therefore, the tool routes up to Metal 3.



#### **Step 7 (Global net connection of Power and Ground Nets):**

In this step, the power and ground net connections are made in CIW mode. The following commands are given in CIW.

```
globalNetConnect VDD -pin VDD -inst * -verbose
globalNetConnect VSS -pin VSS -inst * -verbose
```



Fig: Layout after Standard cell Placement, CTS and Routing



Fig: Maximum Routing up to M3

### **Static timing analysis**

#### **Step 1 (Determining the violations):**

The specification mentioned to clean all the design rule violations and timing violations (setup & hold). Right after Routing is done the violations are checked in the CIW mode which gives the following result.



#### The transition violation is as follows

```
160105113@aust:~
                                                                          ₽
encounter 11> set max transition 2 [current design]
encounter 12> report constraint -drv violation type max transition
Generated by: Cadence Encounter 14.20-p004_1
OS: Linux x86_64(Host ID aust)
Generated on: Thu Nov 19 10:26:02 2020
                 proccessor
  Design:
  Command:
                  report_constraint -drv_violation_type max_transition
# format : frame l : split l
Check type : max_transition
 Pin : mux1/g334/B
                    View : func slow
 max transition :
                  0.814
 Transition Time:
                   1.099
                   -0.285 ( VIOLATED )
 slack
encounter 13>
```

Then the hold violations for the design were



Therefore, the initial reports show that there are

- a. No setup violations
- b. Transition violation
- c. 252 Hold violations

#### **Step 2 (Cleaning the violations):**

a. Cleaning the transition violation:

After cleaning the transition violation, the max\_transition report is like as follows

```
160105113@aust:~
                                                              Reported timing to dir ./timingReports
Total CPU time: 2.25 sec
Total Real time: 3.0 sec
Total Memory Usage: 774.390625 Mbytes
Reset AAE Options
encounter 21> encounter 21> report_constraint -drv_violation_type max_transition
*********<del>*</del>
                Cadence Encounter 14.20-p004_1
# Generated by:
                 Linux x86 64 (Host ID aust)
                  Thu Nov 19 11:47:39 2020
  Generated on:
  Design:
                  proccessor
  Command:
                  report_constraint -drv_violation_type max_transition
# format : frame 1 : split 1
Check type : max transition
 Pin : myregister/reg7_reg[0]/SE
                                  View : func_slow
                   0.814
 max_transition :
 Transition Time:
                   0.057
 slack
encounter 22>
```

#### b. Cleaning the hold violations:

First the hold violations were removed using the tool by the following command

optDesign -hold -postRoute

This reduced the violations to a certain amount.

| ₱ 160105113@aust:~                  |       |                |           |      |          |                |                    |                  | _     | × |
|-------------------------------------|-------|----------------|-----------|------|----------|----------------|--------------------|------------------|-------|---|
| Violating Pat                       |       |                | (         |      | 0        |                | I                  |                  |       | ^ |
| All Pat                             | hs:   | 281            | 28        | 81   | ] 3      |                | ļ                  |                  |       |   |
| +                                   | +     |                | +         |      | +        |                | +                  |                  |       |   |
| Hold mode                           |       |                | regi      | 2reg |          | Lt             | <del>!</del><br>!  |                  |       |   |
|                                     |       | -0.177         | -0.1      | 177  | N/A      |                |                    |                  |       |   |
| INS (F<br>  Violating Pat           |       | -10.779<br>119 |           |      |          |                |                    |                  |       |   |
|                                     |       | 281            |           |      |          |                |                    |                  |       |   |
| +                                   |       |                | +         |      | +        |                | +                  |                  |       |   |
|                                     |       |                |           |      |          |                |                    |                  |       |   |
|                                     |       | Real           |           |      |          | Total          |                    | ı                |       |   |
| DRVs -                              |       |                |           | +    |          |                |                    | i                |       |   |
| 1                                   | Nr    | nets(terr      | Worst Vio |      |          | Nr nets(terms) | l                  |                  |       |   |
| max cap                             |       | 0 (0)          |           | I 0  | .000     |                |                    | <del> </del><br> |       |   |
| max tran                            |       |                |           |      |          |                |                    |                  |       |   |
| max_fanout                          |       | 18 (18)        |           |      |          |                | 19 (19)            | İ                |       |   |
| max_length                          |       |                |           | I    |          |                | 0 (0)              | l                |       |   |
| +                                   |       |                |           | +    |          | +              |                    | t .              |       |   |
| Density: 89.803%                    |       |                |           |      |          |                |                    |                  |       |   |
| Total number of gl                  | litch | violation      | ns: 0     |      |          |                |                    |                  |       |   |
|                                     |       |                |           |      |          |                |                    |                  |       |   |
| **optDesign cp<br>ReSet Options aft |       |                |           |      | 0:23, me | em =           | = 793.2M, totSessi | ionCpu=0:00:     | 52 ** |   |
| *** Finished optDe                  |       |                | opt I.    | LOW  |          |                |                    |                  |       |   |
| 0                                   |       |                |           |      |          |                |                    |                  |       |   |
| encounter 19> enco                  | unte  | r 19>          |           |      |          |                |                    |                  |       | ~ |

Then ECO placement and routing was done and again optimization gave the following results with reduced violations.

```
160105113@aust:~
                                                                    ets selected for SI analysis
AAE_MTTC: End Timing Check Calculation. (CPU Time=0:00:00.0, Real Time=0:00:00.0
AAE THRD: End delay calculation. (MEM=0 CPU=0:00:00.5 REAL=0:00:00.0)
    optDesign Final SI Timing Summary
     Setup mode | all | reg2reg | default |
           WNS (ns): | 0.248 | 0.296 | 0.248
           TNS (ns): | 0.000 | 0.000 | 0.000
    Violating Paths: | 0
         All Paths: | 281 |
                                281
     Hold mode |
                       all | reg2reg | default |
           WNS (ns): | -0.156 | -0.156 |
                                          N/A
           TNS (ns): | -6.066
                            | -6.066
                                          N/A
    Violating Paths: |
                                          N/A
         All Paths:
                                          N/A
                            Real
                                                     Total
    DRVs
               | Nr nets(terms) | Worst Vio | Nr nets(terms)
                                    0.000
   max cap
   max_tran
                                    0.000
                                    -12
0
   max fanout
   max length
Density: 95.075%
Total number of glitch violations: 0
**optDesign ... cpu = 0:00:06, real = 0:00:07, mem = 842.3M, totSessionCpu=0:03:
ReSet Options after AAE Based Opt flow
*** Finished optDesign ***
encounter 51> encounter 51>
```

The remaining hold violations have to be moved manually. At first the hold violators are determined using the following code

```
setAnalysisMode -checkType hold
report_timing -check_type hold -max_paths 150 -nworst 10 -path_type full_clock
```

Then one of the violations is selected and then buffer cells are added until that specific VIOLATION becomes MET. It required two iteration so two BUFX2 cells were added.



The following command was used twice to place the buffer cells

ecoAddRepeater -term myregister1/reg4\_reg[0]/D -cell BUFX2 -relativeDistToSink 0.1 This places BUFX2 1-unit distance before the Endpoint.

Similarly, after manually cleaning a few more violations, the Violating Paths reduced to 68.

# **Buffer tree synthesis**

In the design, the fanout violations were listed as follows

| +          | +<br> <br> | Real      | -+<br>    |       |           |    |  |
|------------|------------|-----------|-----------|-------|-----------|----|--|
| DRVS       | Nr ne      | ts(terms) | Worst Vio | Nr ne | ts(terms) | İ  |  |
| max_cap    | 0          | (0)       | 0.000     | 0     | (0)       | i  |  |
| max_tran   | 0          | (0)       | 0.000     | 1 0   | (0)       | -1 |  |
| max fanout | 18         | (18)      | -12       | 19    | (19)      | 1  |  |
| max_length | 1 0        | (0)       | 0         | 0     | (0)       | 1  |  |
|            | +          |           | +         | -+    |           | -+ |  |

And the violators were



The nets for the violators were obtained with the following code

reportFanoutVi ol ati on

Then the each of the violations were removed manually. The code for the first violator (clk) is bufferTreeSynthesis - nets clk - maxFanout 10

After cleaning the violation, the list looks like following



#### Before BTS, the maximum fanout was

```
encounter 5> report_constraint -drv_violation_type max_fanout
# Generated by: Cadence Encounter 14.20-p004_1
# OS:
               Linux x86 64(Host ID aust)
              Wed Nov 18 13:25:49 2020
# Generated on:
# Design:
                proccessor
# Command:
                report constraint -drv violation type max fanout
------
# format : frame 1 : split 1
Check type : max_fanout
 Pin : clk View : func_slow
 max_fanout :
               10.000
- fanout
           : 153.000
        : -143.000 ( VIOLATED )
```

After manually fixing most of the violators, the maximum fanout became

The remaining violators could not be cleaned with the following code anymore bufferTreeSynthesis -nets <list\_of\_nets> -maxFanout 10

Therefore, the Buffer Tree Synthesis reduced the maximum fanout for the design.

# Verification

Filler cells are added after the violations are reduced to a certain extent. Then in the GUI mode, connectivity, DRC and geometry verification is done. The design passes all of the verifications.

```
₱ 160105113@aust:~

                                                                                                                                                                             ×
******* Start: VERIFY CONNECTIVITY *******
Start Time: Thu Nov 19 14:51:42 2020
Design Name: proccessor
Database Units: 2000
Design Boundary: (0.0000, 0.0000) (71.6250, 70.1100)
Error Limit = 1000; Warning Limit = 50
Check all nets
Begin Summary
 Found no problems or warnings.
End Summary
End Time: Thu Nov 19 14:51:42 2020
Time Elapsed: 0:00:00.0
 ****** End: VERIFY CONNECTIVITY ******
  Verification Complete: 0 Viols. 0 Wrngs. (CPU Time: 0:00:00.0 MEM: 0.000M)
  ncounter 3> *** Starting Verify DRC (MEM: 652.1) ***
  VERIFY DRC ..... Starting Verification
  VERIFY DRC .... Starting Verification
VERIFY DRC .... Initializing
VERIFY DRC .... Deleting Existing Violations
VERIFY DRC .... Creating Sub-Areas
VERIFY DRC .... Using new threading
VERIFY DRC .... Sub-Area : 1 of 1
VERIFY DRC .... Sub-Area : 1 complete 0 Viols.
  Verification Complete : 0 Viols.
 *** End Verify DRC (CPU: 0:00:00.3 ELAPSED TIME: 0.00 MEM: 45.0M) ***
 *** Starting Verify Geometry (MEM: 691.7) ***
  VERIFY GEOMETRY ..... Starting Verification
  VERIFY GEOMETRY ..... Initializing
VERIFY GEOMETRY ..... Deleting Existing Violations
  VERIFY GEOMETRY ..... Creating Sub-Areas
  ..... bin size: 1920
VERIFY GEOMETRY ..... SubArea : 1 of 1
 VERIFY GEOMETRY .... Cells : 0 Viols.

VERIFY GEOMETRY .... SameNet : 0 Viols.

VERIFY GEOMETRY .... Wiring : 0 Viols.

VERIFY GEOMETRY .... Antenna : 0 Viols.

VERIFY GEOMETRY .... Sub-Area : 1 complete 0 Viols. 0 Wrngs.

G: elapsed time: 1.00
 Begin Summary ...
  Antenna
End Summary
 ********End: VERIFY GEOMETRY******
 *** verify geometry (CPU: 0:00:00.5 MEM: 128.0M)
```

Therefore, the final design looks like following:



# **Conclusion and Problems**

The whole project was constructed following all of the given design specifications. The design passed the DRC, geometry and connectivity verifications. Therefore, there are no problems with the placement or routing of the design. But there were problems during the Static Timing Analysis. The specification mentioned that the design should be free of all setup and hold violations. No setup violations were found during the first analysis of the design. But there were significant amounts of hold violations among which almost two-thirds were met using both the tool and manually adding buffer cells to the nets. But still there are some violations remaining which could be met if further iterations are run. Also, the value of maximum fanout was reduced using Buffer Tree Synthesis. Although the maximum fanout still violates the specification, it was also reduced to a significant amount from what it was during the first check.